1
2
3
4
5 package main
6
7 import "strings"
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31 var regNamesMIPS64 = []string{
32 "R0",
33 "R1",
34 "R2",
35 "R3",
36 "R4",
37 "R5",
38 "R6",
39 "R7",
40 "R8",
41 "R9",
42 "R10",
43 "R11",
44 "R12",
45 "R13",
46 "R14",
47 "R15",
48 "R16",
49 "R17",
50 "R18",
51 "R19",
52 "R20",
53 "R21",
54 "R22",
55
56 "R24",
57 "R25",
58
59
60
61 "SP",
62 "g",
63 "R31",
64
65 "F0",
66 "F1",
67 "F2",
68 "F3",
69 "F4",
70 "F5",
71 "F6",
72 "F7",
73 "F8",
74 "F9",
75 "F10",
76 "F11",
77 "F12",
78 "F13",
79 "F14",
80 "F15",
81 "F16",
82 "F17",
83 "F18",
84 "F19",
85 "F20",
86 "F21",
87 "F22",
88 "F23",
89 "F24",
90 "F25",
91 "F26",
92 "F27",
93 "F28",
94 "F29",
95 "F30",
96 "F31",
97
98 "HI",
99 "LO",
100
101
102
103
104 "SB",
105 }
106
107 func init() {
108
109 if len(regNamesMIPS64) > 64 {
110 panic("too many registers")
111 }
112 num := map[string]int{}
113 for i, name := range regNamesMIPS64 {
114 num[name] = i
115 }
116 buildReg := func(s string) regMask {
117 m := regMask(0)
118 for _, r := range strings.Split(s, " ") {
119 if n, ok := num[r]; ok {
120 m |= regMask(1) << uint(n)
121 continue
122 }
123 panic("register " + r + " not found")
124 }
125 return m
126 }
127
128
129 var (
130 gp = buildReg("R1 R2 R3 R4 R5 R6 R7 R8 R9 R10 R11 R12 R13 R14 R15 R16 R17 R18 R19 R20 R21 R22 R24 R25 R31")
131 gpg = gp | buildReg("g")
132 gpsp = gp | buildReg("SP")
133 gpspg = gpg | buildReg("SP")
134 gpspsbg = gpspg | buildReg("SB")
135 fp = buildReg("F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 F10 F11 F12 F13 F14 F15 F16 F17 F18 F19 F20 F21 F22 F23 F24 F25 F26 F27 F28 F29 F30 F31")
136 lo = buildReg("LO")
137 hi = buildReg("HI")
138 callerSave = gp | fp | lo | hi | buildReg("g")
139 r1 = buildReg("R1")
140 r2 = buildReg("R2")
141 r3 = buildReg("R3")
142 r4 = buildReg("R4")
143 )
144
145 var (
146 gp01 = regInfo{inputs: nil, outputs: []regMask{gp}}
147 gp11 = regInfo{inputs: []regMask{gpg}, outputs: []regMask{gp}}
148 gp11sp = regInfo{inputs: []regMask{gpspg}, outputs: []regMask{gp}}
149 gp21 = regInfo{inputs: []regMask{gpg, gpg}, outputs: []regMask{gp}}
150 gp2hilo = regInfo{inputs: []regMask{gpg, gpg}, outputs: []regMask{hi, lo}}
151 gpload = regInfo{inputs: []regMask{gpspsbg}, outputs: []regMask{gp}}
152 gpstore = regInfo{inputs: []regMask{gpspsbg, gpg}}
153 gpstore0 = regInfo{inputs: []regMask{gpspsbg}}
154 gpxchg = regInfo{inputs: []regMask{gpspsbg, gpg}, outputs: []regMask{gp}}
155 gpcas = regInfo{inputs: []regMask{gpspsbg, gpg, gpg}, outputs: []regMask{gp}}
156 fp01 = regInfo{inputs: nil, outputs: []regMask{fp}}
157 fp11 = regInfo{inputs: []regMask{fp}, outputs: []regMask{fp}}
158
159 fpgp = regInfo{inputs: []regMask{fp}, outputs: []regMask{gp}}
160 gpfp = regInfo{inputs: []regMask{gp}, outputs: []regMask{fp}}
161 fp21 = regInfo{inputs: []regMask{fp, fp}, outputs: []regMask{fp}}
162 fp2flags = regInfo{inputs: []regMask{fp, fp}}
163 fpload = regInfo{inputs: []regMask{gpspsbg}, outputs: []regMask{fp}}
164 fpstore = regInfo{inputs: []regMask{gpspsbg, fp}}
165 readflags = regInfo{inputs: nil, outputs: []regMask{gp}}
166 )
167 ops := []opData{
168
169 {name: "ADDV", argLength: 2, reg: gp21, asm: "ADDVU", commutative: true},
170 {name: "ADDVconst", argLength: 1, reg: gp11sp, asm: "ADDVU", aux: "Int64"},
171 {name: "SUBV", argLength: 2, reg: gp21, asm: "SUBVU"},
172 {name: "SUBVconst", argLength: 1, reg: gp11, asm: "SUBVU", aux: "Int64"},
173 {name: "MULV", argLength: 2, reg: gp2hilo, asm: "MULV", commutative: true, typ: "(Int64,Int64)"},
174 {name: "MULVU", argLength: 2, reg: gp2hilo, asm: "MULVU", commutative: true, typ: "(UInt64,UInt64)"},
175 {name: "DIVV", argLength: 2, reg: gp2hilo, asm: "DIVV", typ: "(Int64,Int64)"},
176 {name: "DIVVU", argLength: 2, reg: gp2hilo, asm: "DIVVU", typ: "(UInt64,UInt64)"},
177
178 {name: "ADDF", argLength: 2, reg: fp21, asm: "ADDF", commutative: true},
179 {name: "ADDD", argLength: 2, reg: fp21, asm: "ADDD", commutative: true},
180 {name: "SUBF", argLength: 2, reg: fp21, asm: "SUBF"},
181 {name: "SUBD", argLength: 2, reg: fp21, asm: "SUBD"},
182 {name: "MULF", argLength: 2, reg: fp21, asm: "MULF", commutative: true},
183 {name: "MULD", argLength: 2, reg: fp21, asm: "MULD", commutative: true},
184 {name: "DIVF", argLength: 2, reg: fp21, asm: "DIVF"},
185 {name: "DIVD", argLength: 2, reg: fp21, asm: "DIVD"},
186
187 {name: "AND", argLength: 2, reg: gp21, asm: "AND", commutative: true},
188 {name: "ANDconst", argLength: 1, reg: gp11, asm: "AND", aux: "Int64"},
189 {name: "OR", argLength: 2, reg: gp21, asm: "OR", commutative: true},
190 {name: "ORconst", argLength: 1, reg: gp11, asm: "OR", aux: "Int64"},
191 {name: "XOR", argLength: 2, reg: gp21, asm: "XOR", commutative: true, typ: "UInt64"},
192 {name: "XORconst", argLength: 1, reg: gp11, asm: "XOR", aux: "Int64", typ: "UInt64"},
193 {name: "NOR", argLength: 2, reg: gp21, asm: "NOR", commutative: true},
194 {name: "NORconst", argLength: 1, reg: gp11, asm: "NOR", aux: "Int64"},
195
196 {name: "NEGV", argLength: 1, reg: gp11},
197 {name: "NEGF", argLength: 1, reg: fp11, asm: "NEGF"},
198 {name: "NEGD", argLength: 1, reg: fp11, asm: "NEGD"},
199 {name: "ABSD", argLength: 1, reg: fp11, asm: "ABSD"},
200 {name: "SQRTD", argLength: 1, reg: fp11, asm: "SQRTD"},
201 {name: "SQRTF", argLength: 1, reg: fp11, asm: "SQRTF"},
202
203
204 {name: "SLLV", argLength: 2, reg: gp21, asm: "SLLV"},
205 {name: "SLLVconst", argLength: 1, reg: gp11, asm: "SLLV", aux: "Int64"},
206 {name: "SRLV", argLength: 2, reg: gp21, asm: "SRLV"},
207 {name: "SRLVconst", argLength: 1, reg: gp11, asm: "SRLV", aux: "Int64"},
208 {name: "SRAV", argLength: 2, reg: gp21, asm: "SRAV"},
209 {name: "SRAVconst", argLength: 1, reg: gp11, asm: "SRAV", aux: "Int64"},
210
211
212 {name: "SGT", argLength: 2, reg: gp21, asm: "SGT", typ: "Bool"},
213 {name: "SGTconst", argLength: 1, reg: gp11, asm: "SGT", aux: "Int64", typ: "Bool"},
214 {name: "SGTU", argLength: 2, reg: gp21, asm: "SGTU", typ: "Bool"},
215 {name: "SGTUconst", argLength: 1, reg: gp11, asm: "SGTU", aux: "Int64", typ: "Bool"},
216
217 {name: "CMPEQF", argLength: 2, reg: fp2flags, asm: "CMPEQF", typ: "Flags"},
218 {name: "CMPEQD", argLength: 2, reg: fp2flags, asm: "CMPEQD", typ: "Flags"},
219 {name: "CMPGEF", argLength: 2, reg: fp2flags, asm: "CMPGEF", typ: "Flags"},
220 {name: "CMPGED", argLength: 2, reg: fp2flags, asm: "CMPGED", typ: "Flags"},
221 {name: "CMPGTF", argLength: 2, reg: fp2flags, asm: "CMPGTF", typ: "Flags"},
222 {name: "CMPGTD", argLength: 2, reg: fp2flags, asm: "CMPGTD", typ: "Flags"},
223
224
225 {name: "MOVVconst", argLength: 0, reg: gp01, aux: "Int64", asm: "MOVV", typ: "UInt64", rematerializeable: true},
226 {name: "MOVFconst", argLength: 0, reg: fp01, aux: "Float64", asm: "MOVF", typ: "Float32", rematerializeable: true},
227 {name: "MOVDconst", argLength: 0, reg: fp01, aux: "Float64", asm: "MOVD", typ: "Float64", rematerializeable: true},
228
229 {name: "MOVVaddr", argLength: 1, reg: regInfo{inputs: []regMask{buildReg("SP") | buildReg("SB")}, outputs: []regMask{gp}}, aux: "SymOff", asm: "MOVV", rematerializeable: true, symEffect: "Addr"},
230
231 {name: "MOVBload", argLength: 2, reg: gpload, aux: "SymOff", asm: "MOVB", typ: "Int8", faultOnNilArg0: true, symEffect: "Read"},
232 {name: "MOVBUload", argLength: 2, reg: gpload, aux: "SymOff", asm: "MOVBU", typ: "UInt8", faultOnNilArg0: true, symEffect: "Read"},
233 {name: "MOVHload", argLength: 2, reg: gpload, aux: "SymOff", asm: "MOVH", typ: "Int16", faultOnNilArg0: true, symEffect: "Read"},
234 {name: "MOVHUload", argLength: 2, reg: gpload, aux: "SymOff", asm: "MOVHU", typ: "UInt16", faultOnNilArg0: true, symEffect: "Read"},
235 {name: "MOVWload", argLength: 2, reg: gpload, aux: "SymOff", asm: "MOVW", typ: "Int32", faultOnNilArg0: true, symEffect: "Read"},
236 {name: "MOVWUload", argLength: 2, reg: gpload, aux: "SymOff", asm: "MOVWU", typ: "UInt32", faultOnNilArg0: true, symEffect: "Read"},
237 {name: "MOVVload", argLength: 2, reg: gpload, aux: "SymOff", asm: "MOVV", typ: "UInt64", faultOnNilArg0: true, symEffect: "Read"},
238 {name: "MOVFload", argLength: 2, reg: fpload, aux: "SymOff", asm: "MOVF", typ: "Float32", faultOnNilArg0: true, symEffect: "Read"},
239 {name: "MOVDload", argLength: 2, reg: fpload, aux: "SymOff", asm: "MOVD", typ: "Float64", faultOnNilArg0: true, symEffect: "Read"},
240
241 {name: "MOVBstore", argLength: 3, reg: gpstore, aux: "SymOff", asm: "MOVB", typ: "Mem", faultOnNilArg0: true, symEffect: "Write"},
242 {name: "MOVHstore", argLength: 3, reg: gpstore, aux: "SymOff", asm: "MOVH", typ: "Mem", faultOnNilArg0: true, symEffect: "Write"},
243 {name: "MOVWstore", argLength: 3, reg: gpstore, aux: "SymOff", asm: "MOVW", typ: "Mem", faultOnNilArg0: true, symEffect: "Write"},
244 {name: "MOVVstore", argLength: 3, reg: gpstore, aux: "SymOff", asm: "MOVV", typ: "Mem", faultOnNilArg0: true, symEffect: "Write"},
245 {name: "MOVFstore", argLength: 3, reg: fpstore, aux: "SymOff", asm: "MOVF", typ: "Mem", faultOnNilArg0: true, symEffect: "Write"},
246 {name: "MOVDstore", argLength: 3, reg: fpstore, aux: "SymOff", asm: "MOVD", typ: "Mem", faultOnNilArg0: true, symEffect: "Write"},
247
248 {name: "MOVBstorezero", argLength: 2, reg: gpstore0, aux: "SymOff", asm: "MOVB", typ: "Mem", faultOnNilArg0: true, symEffect: "Write"},
249 {name: "MOVHstorezero", argLength: 2, reg: gpstore0, aux: "SymOff", asm: "MOVH", typ: "Mem", faultOnNilArg0: true, symEffect: "Write"},
250 {name: "MOVWstorezero", argLength: 2, reg: gpstore0, aux: "SymOff", asm: "MOVW", typ: "Mem", faultOnNilArg0: true, symEffect: "Write"},
251 {name: "MOVVstorezero", argLength: 2, reg: gpstore0, aux: "SymOff", asm: "MOVV", typ: "Mem", faultOnNilArg0: true, symEffect: "Write"},
252
253
254 {name: "MOVWfpgp", argLength: 1, reg: fpgp, asm: "MOVW"},
255 {name: "MOVWgpfp", argLength: 1, reg: gpfp, asm: "MOVW"},
256 {name: "MOVVfpgp", argLength: 1, reg: fpgp, asm: "MOVV"},
257 {name: "MOVVgpfp", argLength: 1, reg: gpfp, asm: "MOVV"},
258
259
260 {name: "MOVBreg", argLength: 1, reg: gp11, asm: "MOVB"},
261 {name: "MOVBUreg", argLength: 1, reg: gp11, asm: "MOVBU"},
262 {name: "MOVHreg", argLength: 1, reg: gp11, asm: "MOVH"},
263 {name: "MOVHUreg", argLength: 1, reg: gp11, asm: "MOVHU"},
264 {name: "MOVWreg", argLength: 1, reg: gp11, asm: "MOVW"},
265 {name: "MOVWUreg", argLength: 1, reg: gp11, asm: "MOVWU"},
266 {name: "MOVVreg", argLength: 1, reg: gp11, asm: "MOVV"},
267
268 {name: "MOVVnop", argLength: 1, reg: regInfo{inputs: []regMask{gp}, outputs: []regMask{gp}}, resultInArg0: true},
269
270 {name: "MOVWF", argLength: 1, reg: fp11, asm: "MOVWF"},
271 {name: "MOVWD", argLength: 1, reg: fp11, asm: "MOVWD"},
272 {name: "MOVVF", argLength: 1, reg: fp11, asm: "MOVVF"},
273 {name: "MOVVD", argLength: 1, reg: fp11, asm: "MOVVD"},
274 {name: "TRUNCFW", argLength: 1, reg: fp11, asm: "TRUNCFW"},
275 {name: "TRUNCDW", argLength: 1, reg: fp11, asm: "TRUNCDW"},
276 {name: "TRUNCFV", argLength: 1, reg: fp11, asm: "TRUNCFV"},
277 {name: "TRUNCDV", argLength: 1, reg: fp11, asm: "TRUNCDV"},
278 {name: "MOVFD", argLength: 1, reg: fp11, asm: "MOVFD"},
279 {name: "MOVDF", argLength: 1, reg: fp11, asm: "MOVDF"},
280
281
282 {name: "CALLstatic", argLength: 1, reg: regInfo{clobbers: callerSave}, aux: "CallOff", clobberFlags: true, call: true},
283 {name: "CALLtail", argLength: 1, reg: regInfo{clobbers: callerSave}, aux: "CallOff", clobberFlags: true, call: true, tailCall: true},
284 {name: "CALLclosure", argLength: 3, reg: regInfo{inputs: []regMask{gpsp, buildReg("R22"), 0}, clobbers: callerSave}, aux: "CallOff", clobberFlags: true, call: true},
285 {name: "CALLinter", argLength: 2, reg: regInfo{inputs: []regMask{gp}, clobbers: callerSave}, aux: "CallOff", clobberFlags: true, call: true},
286
287
288
289
290
291
292
293 {
294 name: "DUFFZERO",
295 aux: "Int64",
296 argLength: 2,
297 reg: regInfo{
298 inputs: []regMask{gp},
299 clobbers: buildReg("R1 R31"),
300 },
301 faultOnNilArg0: true,
302 },
303
304
305
306
307
308
309
310 {
311 name: "DUFFCOPY",
312 aux: "Int64",
313 argLength: 3,
314 reg: regInfo{
315 inputs: []regMask{buildReg("R2"), buildReg("R1")},
316 clobbers: buildReg("R1 R2 R31"),
317 },
318 faultOnNilArg0: true,
319 faultOnNilArg1: true,
320 },
321
322
323
324
325
326
327
328
329
330
331
332 {
333 name: "LoweredZero",
334 aux: "Int64",
335 argLength: 3,
336 reg: regInfo{
337 inputs: []regMask{buildReg("R1"), gp},
338 clobbers: buildReg("R1"),
339 },
340 clobberFlags: true,
341 faultOnNilArg0: true,
342 },
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357 {
358 name: "LoweredMove",
359 aux: "Int64",
360 argLength: 4,
361 reg: regInfo{
362 inputs: []regMask{buildReg("R2"), buildReg("R1"), gp},
363 clobbers: buildReg("R1 R2"),
364 },
365 clobberFlags: true,
366 faultOnNilArg0: true,
367 faultOnNilArg1: true,
368 },
369
370
371
372
373
374
375
376
377
378 {name: "LoweredAtomicAnd32", argLength: 3, reg: gpstore, asm: "AND", faultOnNilArg0: true, hasSideEffects: true, unsafePoint: true},
379 {name: "LoweredAtomicOr32", argLength: 3, reg: gpstore, asm: "OR", faultOnNilArg0: true, hasSideEffects: true, unsafePoint: true},
380
381
382
383
384 {name: "LoweredAtomicLoad8", argLength: 2, reg: gpload, faultOnNilArg0: true},
385 {name: "LoweredAtomicLoad32", argLength: 2, reg: gpload, faultOnNilArg0: true},
386 {name: "LoweredAtomicLoad64", argLength: 2, reg: gpload, faultOnNilArg0: true},
387
388
389
390 {name: "LoweredAtomicStore8", argLength: 3, reg: gpstore, faultOnNilArg0: true, hasSideEffects: true},
391 {name: "LoweredAtomicStore32", argLength: 3, reg: gpstore, faultOnNilArg0: true, hasSideEffects: true},
392 {name: "LoweredAtomicStore64", argLength: 3, reg: gpstore, faultOnNilArg0: true, hasSideEffects: true},
393
394 {name: "LoweredAtomicStorezero32", argLength: 2, reg: gpstore0, faultOnNilArg0: true, hasSideEffects: true},
395 {name: "LoweredAtomicStorezero64", argLength: 2, reg: gpstore0, faultOnNilArg0: true, hasSideEffects: true},
396
397
398
399
400
401
402
403
404
405 {name: "LoweredAtomicExchange32", argLength: 3, reg: gpxchg, resultNotInArgs: true, faultOnNilArg0: true, hasSideEffects: true, unsafePoint: true},
406 {name: "LoweredAtomicExchange64", argLength: 3, reg: gpxchg, resultNotInArgs: true, faultOnNilArg0: true, hasSideEffects: true, unsafePoint: true},
407
408
409
410
411
412
413
414
415
416
417 {name: "LoweredAtomicAdd32", argLength: 3, reg: gpxchg, resultNotInArgs: true, faultOnNilArg0: true, hasSideEffects: true, unsafePoint: true},
418 {name: "LoweredAtomicAdd64", argLength: 3, reg: gpxchg, resultNotInArgs: true, faultOnNilArg0: true, hasSideEffects: true, unsafePoint: true},
419
420 {name: "LoweredAtomicAddconst32", argLength: 2, reg: regInfo{inputs: []regMask{gpspsbg}, outputs: []regMask{gp}}, aux: "Int32", resultNotInArgs: true, faultOnNilArg0: true, hasSideEffects: true, unsafePoint: true},
421 {name: "LoweredAtomicAddconst64", argLength: 2, reg: regInfo{inputs: []regMask{gpspsbg}, outputs: []regMask{gp}}, aux: "Int64", resultNotInArgs: true, faultOnNilArg0: true, hasSideEffects: true, unsafePoint: true},
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439 {name: "LoweredAtomicCas32", argLength: 4, reg: gpcas, resultNotInArgs: true, faultOnNilArg0: true, hasSideEffects: true, unsafePoint: true},
440 {name: "LoweredAtomicCas64", argLength: 4, reg: gpcas, resultNotInArgs: true, faultOnNilArg0: true, hasSideEffects: true, unsafePoint: true},
441
442
443 {name: "LoweredNilCheck", argLength: 2, reg: regInfo{inputs: []regMask{gpg}}, nilCheck: true, faultOnNilArg0: true},
444
445 {name: "FPFlagTrue", argLength: 1, reg: readflags},
446 {name: "FPFlagFalse", argLength: 1, reg: readflags},
447
448
449
450
451 {name: "LoweredGetClosurePtr", reg: regInfo{outputs: []regMask{buildReg("R22")}}, zeroWidth: true},
452
453
454 {name: "LoweredGetCallerSP", argLength: 1, reg: gp01, rematerializeable: true},
455
456
457
458
459
460 {name: "LoweredGetCallerPC", reg: gp01, rematerializeable: true},
461
462
463
464
465
466
467 {name: "LoweredWB", argLength: 1, reg: regInfo{clobbers: (callerSave &^ gpg) | buildReg("R31"), outputs: []regMask{buildReg("R25")}}, clobberFlags: true, aux: "Int64"},
468
469
470
471
472 {name: "LoweredPanicBoundsA", argLength: 3, aux: "Int64", reg: regInfo{inputs: []regMask{r3, r4}}, typ: "Mem", call: true},
473 {name: "LoweredPanicBoundsB", argLength: 3, aux: "Int64", reg: regInfo{inputs: []regMask{r2, r3}}, typ: "Mem", call: true},
474 {name: "LoweredPanicBoundsC", argLength: 3, aux: "Int64", reg: regInfo{inputs: []regMask{r1, r2}}, typ: "Mem", call: true},
475 }
476
477 blocks := []blockData{
478 {name: "EQ", controls: 1},
479 {name: "NE", controls: 1},
480 {name: "LTZ", controls: 1},
481 {name: "LEZ", controls: 1},
482 {name: "GTZ", controls: 1},
483 {name: "GEZ", controls: 1},
484 {name: "FPT", controls: 1},
485 {name: "FPF", controls: 1},
486 }
487
488 archs = append(archs, arch{
489 name: "MIPS64",
490 pkg: "cmd/internal/obj/mips",
491 genfile: "../../mips64/ssa.go",
492 ops: ops,
493 blocks: blocks,
494 regnames: regNamesMIPS64,
495 gpregmask: gp,
496 fpregmask: fp,
497 specialregmask: hi | lo,
498 framepointerreg: -1,
499 linkreg: int8(num["R31"]),
500 })
501 }
502
View as plain text